Technical support
EDAis
Hebrew English
  • Home
  • Products
    • Schematic Capture
    • Libraries
    • Analog Simulation
    • PCB Design
    • Package Design
    • Signal Integrity
    • Power Integrity
    • Electrical Wire Harness Design
    • RF Design
    • Other Products
  • Resources
    • Technical Support
    • OrCAD Downloads
    • PSPICE Community
    • OrCAD Resources
    • Cadence Community
    • Trial licenses
  • Free Trial
  • Services
    • Free Technical Workshops
    • Educational Training
    • Component Engineering
    • PCB Technology Consulting
    • Signal and Power Integrity services
    • Library Services
    • PCB Production
    • On-Site Consulting
    • Design Migrations
    • PCB Service bureaus
  • About EDAis
  • Contact us
Educational Training
  • Home
  • Services
  • Educational Training

Services

  • Free Technical Workshops
  • Educational Training
  • Component Engineering
  • PCB Technology Consulting
  • Signal and Power Integrity services
  • Library Services
  • PCB Production
  • On-Site Consulting
  • Design Migrations
  • PCB Service bureaus

Allegro High-Speed Constraint Management

Length: 2 days

Course Description
This Engineer Explorer course is designed around advanced topics and exploration of the software. This course does not cover basic operations. If you are not actively using the software, then you need to complete the Allegro® PCB Editor, the Allegro Package Designer, or the Allegro Design Entry HDL Front-to-Back Flow course. In this course, you apply and verify high-speed constraints across a design process. You learn to schedule nets, control impedance on nets, control the propagation delay from your drivers to receivers, and match the propagation delay of driver and receiver pairs
    

Learning Objectives
After completing this course, you will be able to:
  • Define specific net scheduling of high-speed nets
  • Match the propagation delay of nets and connections
  • Define minimum and maximum propagation delays for nets and connections
  • Identify high-speed constraint violations
  • Identify all the high-speed constraints that you can apply to the nets in your designs
  • Create spacing and physical constraints as well as area constraints and class-to-class rules
  • Customize worksheets
  • Create formula-based constraints
  • Create customized constraints using the SKILL® programming language

Software Used in This Course
  • Allegro PCB Designer
  • Allegro PCB High Speed Option

Software Release(s)
SPB17.2-2016QIR6(S038)

Modules in this Course
  • Setting Up Your Design
  • Constraint Management
  • Differential Pairs
  • Wiring Control
  • Relative Propagation Delay
  • Propagation Delay
  • Impedance and Etch Length
  • System-Level Constraints
  • DDR Constraints on a Schematic
  • Physical and Spacing Constraints
  • Formulas and Custom Constraints
  • Return Path Checking
  • Debugging Problems

Audience
  • Logic Designers
  • PCB Designers

Prerequisites
You must have experience with or knowledge of the following tools:
  • Allegro PCB Editor or Allegro Design Entry HDL
 
Registration request

  • products

  • Design Entry
  • Libraries
  • Analog Simulation
  • PCB Design
  • Package Design
  • Signal Integrity
  • Power Integrity
  • Electrical Wire Harness Design
  • Others
  • Services

  • Component Engineering
  • PCB Technology Consulting
  • Signal and Power Integrity services
  • Educational Training
  • Library Services
  • PCB Production
  • On-Site Consulting
  • Design Migrations
  • PCB Service bureaus
  • Technical Workshops
  • Resources

  • Technical Support
  • OrCAD Downloads
  • PSPICE Community
  • OrCAD Resources
  • Cadence Community
  • Trial licenses
  • Site Navigation

  • Home
  • About EDAis
  • Free Trial
  • Site Map
  • Contact Us
  • EDA Integrity Solutions Ltd

  • Address38 HaBarzel St. Tel Aviv 6971054 Israel
  • Tel(972) 3 6444416
  • Fax(972) 3 6444462
Home Contact us
Facebook Youtube LinkedIn
EDA Integrity Solutionswww.eda.co.il©All rights reserved
ACCESSIBILITY STATEMENT Site Map
Website Building   Interdeal
  InterDeal Development